# **Application Note** #### AC/DC Drivers # **PWM Control IC** ### BM1P061FJ / BM1P062FJ / BM1P101FJ / BM1P102FJ #### Overview The PWM control IC for AC/DC "BM1Pxxx" provides an optimized system for all applications that include an electrical outlet. A built-in 650V startup circuit contributes to lower power consumption, and both isolated and non-isolated configurations are supported, simplifying the design of various types of low-power converters. External switching MOSFET and current detection resistors provide greater design flexibility. The switching frequency is fixed. Since current mode control is used, a current limit is imposed in each cycle, ensuring superior performance in bandwidth and transient response. Frequency is reduced at light loads, for higher efficiency. A frequency hopping function is also built in, contributing to low EMI. Additional features include soft start and burst functions, a per-cycle overcurrent limiter, VCC overvoltage protection, overload protection, and other protection functions. #### Key Specifications ■ Operating supply voltage range: ■ Operating current: ■ Operating current: ■ Normal: ■ 0.60 mA (Typ.) Burst mode: 0.35 mA (Typ.) BM1P061/2FJ: 65 kHz (Typ.) ■ Operating temperature range: -40°C to +85°C BM1P101/2FJ: 100 kHz (Typ.) #### Features - PWM frequency: 65 kHz, 100 kHz - PWM current mode - Frequency hopping function - Light load burst operation / Frequency reduction function - 650V startup circuit - VCC pin undervoltage protection - VCC pin overvoltage protection - CS pin open protection - CS pin Leading-Edge-Blanking function - Per-cycle overcurrent limiter function - Overcurrent limiter with AC voltage compensation function - Soft start function - Secondary overcurrent protection circuit #### Package SOP-J8 4.90mm $\times$ 3.90mm $\times$ 1.65mm, 1.27mm pitch #### Applications AC adapters, TVs, and household appliances (vacuum cleaners, humidifiers, air cleaners, air conditioners, IH cooking heaters, rice cookers, etc.) #### Application Circuit Figure 1. Application Circuit #### Lineup | | Oscillation | VCC OVP | |-----------|-------------|---------------| | | Frequency | | | BM1P101FJ | 100 kHz | Auto-recovery | | BM1P102FJ | 100 kHz | Latch | | BM1P061FJ | 65 kHz | Auto-recovery | | BM1P062FJ | 65 kHz | Latch | Absolute Maximum Ratings (Ta = 25°C) | Parameter | Symbol | Rating | Unit | Conditions | |-----------------------------|-------------------------|----------------|------|----------------| | Maximum voltage 1 | Vmax1 | -0.3 ~ 30.0 | V | VCC | | Maximum voltage 2 | Vmax2 | -0.3 ~ 6.5 | V | CS, FB, ACMONI | | Maximum voltage 3 | Vmax3 | -0.3 ~ 15.0 | V | OUT | | Maximum voltage 4 | Vmax4 | -0.3 ~ 650 | V | VH | | OUT pin peak current | <b>I</b> <sub>OUT</sub> | ±1.0 | Α | | | Allowable dissipation | Pd | 674.9 (Note 1) | mW | When mounted | | Operating temperature range | Topr | -40 ~ +85 | °C | | | Storage temperature range | Tstr | -55 ~ +150 | °C | | Note 1: (SOP-J8) When mounted on a 70×70×1.6mm glass epoxy single-layer substrate. Reduce by 5.40mW/°C when used at temperatures above Ta=25°C. • Recommended Operating Conditions (Ta = 25°C) | Parameter | Symbol | Rating | Unit | Conditions | |------------------------|--------|------------|------|-----------------| | Supply voltage range 1 | VCC | 8.9 ~ 26.0 | V | VCC pin voltage | | Supply voltage range 2 | VH | 80 ~ 600 | V | VH pin voltage | • Electrical Characteristics (Unless otherwise noted, Ta = 25°C, VCC = 15 V) | _ | | Rating | | | | | | |---------------------------------|----------------------|--------|-------|-------|------|-----------------------------------------------------|--| | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | | | [Circuit current] | | | | | | | | | Circuit current (ON) 1 | I <sub>ON1</sub> | - | 600 | 1000 | μΑ | FB = 2.0 V (during pulse operation) | | | Circuit current (ON) 2 | I <sub>ON2</sub> | - | 350 | 450 | μΑ | FB = 0.0 V<br>(during burst operation) | | | [VCC pin (5 pin) protection | function ] | | | | | | | | VCC UVLO voltage 1 | $V_{\text{UVLO1}}$ | 12.50 | 13.50 | 14.50 | V | VCC rise | | | VCC UVLO voltage 2 | $V_{\text{UVLO2}}$ | 7.50 | 8.20 | 8.90 | V | VCC drop | | | VCC UVLO hysteresis | $V_{UVLO3}$ | - | 5.30 | - | V | $V_{UVLO3} = V_{UVLO1} - V_{UVLO2}$ | | | Low VCC charge start voltage | $V_{\text{CHG1}}$ | 7.70 | 8.70 | 9.70 | V | Start circuit operating voltage | | | VCC charge stop voltage | $V_{\text{CHG2}}$ | 12.00 | 13.00 | 14.00 | V | Stop voltage from V <sub>CHG1</sub> | | | VCC OVP voltage 1 | $V_{OVP1}$ | 26.00 | 27.50 | 29.00 | V | VCC rise | | | VCC OVP voltage 2 | $V_{\text{OVP2}}$ | - | 23.50 | - | V | VCC drop<br>BM1P061FJ/BM1P101FJ | | | VCC OVP hysteresis | $V_{\text{OVP3}}$ | - | 4.00 | - | V | BM1P061FJ/BM1P101FJ | | | [Output driver block] | | | | | | | | | OUT pin H voltage | $V_{\text{outh}}$ | 10.5 | 12.5 | 14.5 | V | IO = -20 mA | | | OUT pin L voltage | $V_{\text{OUTL}}$ | - | - | 1.00 | V | IO = +20 mA | | | OUT pin pull-down resistance | R <sub>PDOUT</sub> | 75 | 100 | 125 | kΩ | | | | [ACMONI detection circuit] | | | | | | | | | ACMONI detection voltage 1 | $V_{\text{ACMONI1}}$ | 0.92 | 1.00 | 1.08 | V | ACMONI rise | | | ACMONI detection voltage 2 | $V_{ACMONI2}$ | 0.63 | 0.70 | 0.77 | V | ACMONI drop | | | ACMONI hysteresis | V <sub>ACMONI3</sub> | 0.20 | 0.30 | 0.40 | V | | | | ACMONI timer | T <sub>ACMONI1</sub> | 180 | 256 | 330 | mS | | | | [Start circuit block] | | | | | | | | | Start current 1 | I <sub>START1</sub> | 0.400 | 0.700 | 1.000 | mA | VCC = 0 V | | | Start current 2 | I <sub>START2</sub> | 1.000 | 3.000 | 5.000 | mA | VCC = 10 V | | | OFF current | I <sub>START3</sub> | - | 10 | 20 | uA | Inflow current from VH pin<br>after release of UVLO | | | Start current switching voltage | V <sub>SC</sub> | 0.400 | 0.800 | 1.400 | V | | | • Electrical Characteristics of Control IC Block (Unless otherwise noted, Ta = 25°C, VCC = 15 V) | | Rating | | | | | | | |----------------------------------------------|----------------------------------|-------|--------------------------|-------|-------|---------------------------------------------------------|--| | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | | | [PWM type DC/DC driver bloc | :k] | | | | | | | | Oscillation frequency 1a | F <sub>SW1a</sub> | 60 | 65 | 70 | kHz | FB = 2.00 V average<br>frequency<br>BM1P061FJ/BM1P062FJ | | | Oscillation frequency 1b | F <sub>SW1b</sub> | 90 | 100 | 110 | kHz | FB = 2.00 V average<br>frequency<br>BM1P101FJ/BM1P102FJ | | | Oscillation frequency 2 | F <sub>sw2</sub> | - | 25 | - | kHz | FB = 0.40 V average frequency | | | Frequency hopping range 1 | F <sub>DEL1</sub> | - | 4.0 | - | kHz | FB = 2.00 V average<br>frequency<br>BM1P061FJ/BM1P062FJ | | | Frequency hopping range 2 | $F_{\scriptscriptstyleDEL2}$ | - | 6.0 | - | kHz | FB = 2.00 V average<br>frequency<br>BM1P101FJ/BM1P102FJ | | | Hopping fluctuation frequency | F <sub>CH</sub> | 75 | 125 | 175 | Hz | | | | Minimum pulse width | $T_{min}$ | - | 400 | - | ns | | | | Soft start time 1 | T <sub>ss1</sub> | 0.30 | 0.50 | 0.70 | ms | | | | Soft start time 2 | $T_{\scriptscriptstyleSS2}$ | 0.60 | 1.00 | 1.40 | ms | | | | Soft start time 3 | $T_{ss_3}$ | 1.20 | 2.00 | 2.80 | ms | | | | Soft start time 4 | $T_{SS4}$ | 2.40 | 4.00 | 5.60 | ms | | | | Maximum duty | $D_{max}$ | 68.0 | 75.0 | 82.0 | % | | | | FB pin pull-up resistance | $R_{\scriptscriptstyle{FB}}$ | 22 | 30 | 38 | kΩ | | | | FB / CS gain | Gain | - | 4.00 | - | V/V | | | | FB burst voltage 1 | $V_{BST1}$ | 0.300 | 0.400 | 0.500 | V | FB drop | | | FB burst voltage 2 | $V_{\scriptscriptstyle BST2}$ | 0.350 | 0.450 | 0.550 | V | FB rise | | | FBOLP voltage 1a | $V_{\text{FOLP1A}}$ | 2.60 | 2.80 | 3.00 | V | When overload is detecte (FB rise) | | | FBOLP voltage 1b | $V_{\scriptscriptstyle{FOLP1B}}$ | - | V <sub>FOLP2A</sub> -0.2 | - | V | When overload is detecte (FB drop) | | | FBOLP detection timer | $T_{FOLP}$ | 44 | 64 | 84 | ms | (= = = = = = = = = = = = = = = = = = = | | | FBOLP start timer | $T_{FOLP2}$ | 26 | 32 | 38 | ms | | | | FBOLP stop timer | $T_{OLPST}$ | 358 | 512 | 666 | ms | | | | Latch release voltage | $V_{\text{LATCH}}$ | 1 | V <sub>UVLO2</sub> -0.5 | 1 | V | VCC pin voltage<br>BM1P062FJ/BM1P102FJ | | | Latch mask time | $T_{LATCH}$ | 50 | 100 | 200 | us | VCC OVP<br>BM1P062FJ/BM1P102FJ | | | [Overcurrent detection block] | | | | | | | | | Overcurrent detection voltage | $V_{cs}$ | 0.380 | 0.400 | 0.420 | V | Ton = 0 us | | | Overcurrent detection voltage SS1 | V <sub>CS_SS1</sub> | - | 0.100 | - | V | 0 [ms] ~ Tss1 [ms] | | | Overcurrent detection voltage SS2 | V <sub>CS_SS2</sub> | - | 0.150 | - | V | TSS1 [ms] ~ TSS2 [ms] | | | Overcurrent detection voltage SS3 | $V_{\text{CS\_SS3}}$ | - | 0.200 | - | V | TSS2 [ms] ~ TSS3[ms] | | | Overcurrent detection voltage SS4 | $V_{\text{CS\_SS4}}$ | - | 0.300 | - | V | TSS3 [ms] ~ TSS4 [ms] | | | Leading edge blanking time | $T_{LEB}$ | - | 250 | - | ns | | | | Overcurrent detection AC compensation factor | K <sub>cs</sub> | 12 | 20 | 28 | mV/us | | | #### • Pin Descriptions Table1. I/O Pin Functions | | D'. N. | 1/0 | Ftiv | ESD Diode | | |-----|----------|-----|---------------------------|-----------|-----| | No. | Pin Name | I/O | Function | VCC | GND | | 1 | ACMONI | - 1 | Comparator input pin | 0 | 0 | | 2 | FB | | Feedback signal input pin | 0 | 0 | | 3 | CS | | Primary current sense pin | 0 | 0 | | 4 | GND | 1/0 | GND pin | 0 | - | | 5 | OUT | 0 | External MOS drive pin | 0 | 0 | | 6 | VCC | 1/0 | Power supply input pin | - | 0 | | 7 | N.C. | - | Non Connection | - | - | | 8 | VH | I | Start circuit pin | - | 0 | ### • I/O Equivalent Circuit Diagrams Figure 2. I/O Equivalent Circuit Diagrams #### • Block Diagram Figure 3. Block Diagram #### Application Description for Each Block #### (1) Startup Circuit (VH pin: Pin 8) These ICs integrate a startup circuit (650V withstand voltage), enabling both low standby power and high-speed startup. The startup circuit operates only at startup. Current flow during operation is shown in Figure 5. After startup, the only power consumed is due to the idling current ISTART3 (10uA typ.). Ex.) When Vac=100V, startup power consumption is: PVH=100V\*√2\*10uA =1.41mW Ex.) When Vac=240V, startup power consumption is: PVH=240V\* $\sqrt{2*10}$ uA=3.38mW Startup time is determined based on VH pin inrush current and VCC pin capacitance. Startup time reference values are shown in Figure 6. For example, when C<sub>VCC</sub>=10uF, startup takes about 0.07 seconds. When the VCC pin has been shorted to GND, the ISTART1 current in Figure 5 flows. When the VH pin has been shorted to GND, a large current flows to GND from the VH line. To prevent this, please insert resistor $R_{VH}$ (5 k $\Omega$ ~ 60 k $\Omega$ ) to limit the current between the VH line and the IC's VH pin. When the VH pin is shorted, power equal to $VH^2/R_{VH}$ is applied to the resistor. Therefore, select a resistor size that is able to tolerate this amount of power. If one resistor is not enough to withstand the amount of power dissipation, two or more resistors can be connected in series. Figure 4. Startup Circuit Block Diagram Figure 5. Startup Current vs VCC Voltage (\*Startup current flows from the VH pin.) The operating waveforms during startup are as follows. Figure 6. Startup Time (Reference) (C<sub>VCC</sub> is capacitance at the VCC pin.) The operating waveforms at startup are shown in Figure 7. A B Figure 7. Operating Waveforms at Startup C D - A: VH voltage is supplied when plugged into an outlet. Charging starts from the VH pin the VCC pin via the startup circuit. At that time, VCC < $V_{SC}$ (0.8V typ.), so the VH input current is limited to ISTART1 by the VCC pin short protection function. - B: Since VCC voltage > V<sub>SC</sub> (0.8V typ.), VCC short protection is cancelled and current flows from the VH input. - C: Since VCC voltage > V<sub>UVLO1</sub> (13.5V typ.), the startup circuit is stopped and VH input current flow is only ISTART3 (10uA typ.). In addition, when switching starts, secondary output begins to increase, but since the secondary output is low, VCC pin voltage is reduced. The drop rate of VCC is determined by the capacitance of the VCC pin capacitor and the IC current consumption as well as the load current connected to the VCC pin. (V/t = Cvcc/Icc) - D: Since the secondary output has risen to a constant voltage, voltage is applied from the auxiliary winding to the VCC pin, stabilizing the VCC voltage. output # (2) Startup Sequence (Soft Start Operation, Light Load Operation, Auto-Recovery Operation During Overload Protection) The startup sequence is shown in Figure 8. See below for detailed descriptions. Figure 8. Startup Sequence Time Chart - A: Voltage is applied to the input voltage (VH) pin (Pin 8). At that time, the ACMONI pin (Pin 1) rises to V<sub>ACMONI1</sub> >1.0V. - B: The VCC pin (Pin 6) voltage rises, and when VCC $> V_{UVLO1}$ (13.5V typ.) the IC begins to operate. When the protection functions (ACMONI,VCC, CS, FB pin, temperature) are determined to be normal, switching operation begins. At this time, the VCC pin (Pin 6) current consumption causes the VCC pin voltage to drop. When VCC < V<sub>CHG1</sub> (8.7V typ.), the startuo circuit operates to prevent startup errors, and VCC is charged. After startup, charging continues until VCC > V<sub>CHG1</sub> (13.0V typ.). Refer to item (1) regarding startup circuit operation. C: With the soft start function, excessive rises in voltage and current are prevented by adjusting the voltage level of the CS pin (Pin 3). During soft start, the IC changes the overcurrent detection voltage from V<sub>CC\_SS1</sub> to V<sub>CC\_SS4</sub> to prevent output voltage overshoot. VCC\_SS1 is described in Table 2 below. Table 2 Overcurrent Detection Voltage at Startup | Soft Start | Vlim1 | | | |----------------|----------------|--|--| | Start ~ 0.5 ms | 0.10 V (12%) | | | | 0.5 ms ~1 ms | 0.15 V (25%) | | | | 1 ms ~2 ms | 0.20 V (50%) | | | | 2 ms ~4 ms | 0.30 V (75%) | | | | 4 ms ~ | 0.500 V (100%) | | | - D: When switching operation starts, the secondary output voltage VOUT rises. - After switching has started, set the output voltage to within $T_{\text{FOLP2}}$ (32ms typ.) to become the rated voltage. - E: When there is a light load, burst operation suppresses power consumption. - F: When there is an overload, the FB pin (Pin 2) voltage becomes greater than V<sub>FOLP1A</sub> in order to reduce the output voltage. - G: If the FB pin (Pin 2) voltage exceeds $V_{\text{FOLP1A}}$ for longer than $T_{\text{FOLP2}}$ (32ms typ.), the overload protection circuit stops the switching operation during the $T_{\text{OLPST}}$ period (512ms typ.). - When the FB pin (Pin 2) voltage exceeds $V_{\text{FOLP1B}}$ , the IC's internal timer $T_{\text{FOLP2}}$ (32ms typ.) is reset. H: When the VCC voltage drops to VCC < $V_{\text{CHG1}}$ (8.7V typ.), the startup circuit operates and VCC charging begins. - I: When the VCC voltage increases to VCC> V<sub>CHG2</sub> (13.0V typ.), the startup circuit stops charging VCC. - J: Same as F - K: Same as G Startup waveforms are shown as reference examples in Figures 8 and 9. - 1. Parameter: Time - 2. Channel: CH1 - 3. Cursor 1 - 4. Cursor 2 Figure 8. No-Load Startup Waveforms - 1. Parameter: Time - 2. Channel: CH1 - 3. Cursor 1 - 4. Cursor 2 Figure 9. Heavy-Load Startup Waveforms #### (3) VCC Pin Protection Function This IC includes a VCC pin undervoltage protection function (UVLO), overvoltage protection function (OVP), as well as a VCC charge function that operates when the VCC voltage has dropped. The VCC UVLO and OVP functions prevent damage to the switching MOSFET due to insufficient/excessive VCC voltage. When the VCC voltage drops, the VCC charge function charges from a line with higher voltage than the start circuit and stabilizes secondary output. #### (3-1) VCC UVLO and OVP Functions VCC UVLO is an auto-recovery type comparator with voltage hysteresis. For VCC OVP, the BM1Pxx1 Series features an auto-recovery type comparator while the BM1Pxx2 Series utilizes a latch-type comparator. Latch release (reset) after latch operation detection by VCC OVP is triggered when VCC < V<sub>LATCH</sub> (7.7V typ.). This operation is shown in Figure 8. A mask time $T_{LATCH}$ (100us typ.) is built into VCC OVP. Detection is performed when the VCC pin (Pin 6) voltage continues to exceed $V_{OVP1}$ (27.5V typ.) for $T_{LATCH}$ (100us typ.). This function masks surges and the like. (See section 7 below) - A: Voltage is supplied to the VH pin (Pin 8) and voltage at the VCC pin (Pin 6) starts to rise. - B: When the VCC pin (Pin 6) voltage > V<sub>UVLO1</sub>, the VCC UVLO function is canceled and DC/DC operation begins. - C: When the VCC pin (Pin 6) voltage > V<sub>OVP</sub>, VCC OVP detects overvoltage in the IC. - D: When the VCC pin (Pin 6) voltage > $V_{\text{OCP}}$ continues for $T_{\text{LATCH}}$ (100us typ.), switching is stopped by the VCC OVP function. (Latch mode) - E: When the VCC pin (Pin 6) voltage $< V_{CHG1}$ , the VCC charge function operates and the VCC pin (Pin 6) voltage rises. - F: When the VCC pin (pin 6) voltage > V<sub>CHG2</sub>, the VCC charge function is stopped. - G: Same as E. - H: Same as F. - I: High voltage line VH is reduced. - J: When VCC $< V_{UVLO2}$ , the VCC UVLO function operates. - K: When VCC < $V_{LATCH,}$ , latch is cancelled. #### • VCC Pin Capacitance Value To ensure stable operation of the IC, please set the VCC pin capacitance value to 10uF or greater. If the capacitor at the VCC pin is too large, the response of the VCC pin to the secondary output will be delayed. In cases where the transformer has a low degree of coupling, a large surge can be generated at the VCC pin, which may damage the IC. In this case, insert a resistance of $10\Omega$ to $100\Omega$ on a bus between the diode and capacitor after the auxiliary winding. As for constants, perform a waveform evaluation of the VCC pin and determine values that will prevent any surges at the VCC pin from exceeding the absolute maximum rating. • VCC OVP Voltage Protection Settings for Increased Secondary Output The VCC pin voltage is determined by the secondary output and the transformer ratio (Np:Ns). Accordingly, when the secondary output has become large, protection is possible by VCC OVP. The VCC OVP protection settings are as follows. Figure 9 VCC OVP Settings This is determined by VCC voltage = Vout x Nb/Ns. (Vout: Secondary output, Nb: Auxiliary winding turns, Ns: Secondary winding turns). When secondary output x 1.3 occurs and protection is desired, set the number of winding turns so that 1.3 x Vout x (Nb/Ns) $> V_{OVP1}$ . For VCC OVP protection, since there is a T<sub>LATCH</sub> (100us typ.) blanking time, VCC OVP protection cannot be detected for instantaneous surges at the VCC pin. However, VCC $\overrightarrow{OVP}$ is detected when the VCC pin voltage has become higher than $V_{OVP1}$ for over the $T_{LATCH}$ period, such as due to the effects of a low degree of transformer coupling, so an evaluation of the application should be performed before setting VCC $\overrightarrow{OVP}$ . ### (3-2) VCC Charge Function The VCC charge function operates when the VCC pin (Pin 6) voltage exceeds $V_{UVLO1}$ and the IC starts up, then later drops to less than $V_{CHG1}$ . At that time, the VCC pin (Pin 6) is charged from the VH pin (Pin 8) via the IC. This operation prevents VCC startup errors. The VCC pin is charged, and charging is stopped when VCC pin exceeds V<sub>CHG2</sub>. This operation is shown in Figure 9. Figure 10. VCC Pin Charge Operation - A: The VH pin (Pin 8) voltage rises and the VCC charge function starts charging the VCC pin (Pin 6). - B: When the VCC pin (Pin 6) voltage > V<sub>UVLO1</sub>, the VCC UVLO function is cancelled, the VCC charge function is stopped, and DC/DC operation starts. - C: At startup, the output voltage is low, so the VCC pin (Pin 6) voltage drops. - D: When the VCC pin (Pin 6) voltage < V<sub>CHG1</sub>, the VCC charge function operates and the VCC pin (Pin 6) voltage increases. - E: When the VCC pin (Pin 6) voltage > $V_{\text{CHG2}}$ , the VCC charge function is stopped. F: When the VCC pin (Pin 6) voltage < $V_{\text{CHG1}}$ , the VCC charge function operates and the VCC pin (Pin 6) voltage rises. - G: When the VCC pin (Pin 6) voltage > V<sub>CHG2</sub>, the VCC charge function is stopped. - H: Output voltage startup ends, and the VCC pin (Pin 6) is charged by the auxiliary windings to stabilize the VCC pin (Pin #### (4) ACMONI Pin Protection Function The ACMONI (Pin 1) is a brownout protection pin. The brownout function stops switching operation when the input AC voltage drops. An application example is shown in Figure 11. The input voltage utilizes a resistance divider. When the ACMONI pin exceeds $V_{ACMONI}$ (1.0V typ.), the circuit detects normal status and switching operation starts. After switching operation, when the ACMONI pin drops below $V_{ACMONI}$ (0.7V typ.), the IC's internal timer begins to operate. When the ACMONI pin stays below $V_{ACMONI}$ (0.7V typ.) for at least $T_{ACMONII}$ (256ms typ), DC/DC operation is turned off. Therefore, even when AC voltage is interrupted, operation continues for a time equal to T<sub>ACMONI1</sub> (256ms typ.). Figure 11. Application Circuit The brownout setting can be set by connecting an external resistor to the ACMONI pin. The setting method is as follows. O When the peak value of the AC line exceeds VHstart you should start operation by calculating the following: VHstart = (RH + RL) / RL x V<sub>ACMONI1</sub> \*\ $V_{ACMONI1} = 1.0V$ Set the RH and RL values according to this equation. At this time, the brownout end voltage VHend is determined as: VHend = $(RH+RL)/RL \times V_{ACMONI2}$ $*V_{ACMONI1} = 0.7V$ \*When not using the brownout function, set the voltage to between V<sub>ACMONI</sub> (1.0V typ.) and 5.0V. Supply the voltage either externally or using a resistance divider from the VCC pin. Figure 12. Handling of the ACMONI Pin When Not Using the Brownout Function #### (5) DC/DC Driver (PWM Comparator, Frequency Hopping, Slope Compensation, OSC, Burst) #### (5-1) Basic PWM Operation Figure 13 shows a basic PWM block diagram while Figure 14 illustrates basic PWM operations. Figure 13. Block Diagram of Internal IC PWM Operation Figure 14. Basic PWM Operation A: A SET signal is output from the IC's internal oscillator, and the MOSFET is turned ON. At this time, the capacitance between the MOSFET drain and source is discharged, and noise is generated at the CS pin. This noise is called the Leading Edge. This IC has a built-in filter for this noise. (See 6) As a result of this filter and the delay time, the minimum pulse width of the IC is 400ns (typ). Afterward, current flows to the MOSFET and a Vcs=Rs\*Ip voltage is supplied to the CS pin. - B: When the CS pin voltage rises above the FB pin voltage/Gain (4 typ.) or the overcurrent detection voltage Vcs, a RESET signal is output and OUT is turned off. - C: There is a delay time Tondelay between time point B and actual turn-off. This time is the result of differences in maximum power that occur based on the AC voltage. This IC includes a function that suppresses these differences. (See 5-4)) - D: The energy that accumulates in the transformer during Ton is discharged to the secondary side, and the drain voltage starts to oscillate freely based on the transformer Lp value and the MOSFET's Cds (drain-source capacitance). - E: Since the IC's internal switching frequency is predetermined, a SET signal is output from the internal oscillator occurs for a set period starting from point A, and the MOSFET is turned on. #### (5-2) Frequency Operation Figure 15. PWM Operation in the IC The PWM frequency is generated by the OSC block (internal oscillator) in Figure 15. This oscillator has a switching frequency hopping function and the switching frequency fluctuates as is shown in Figure 16. The fluctuation cycle is 125Hz. Due to the frequency hopping function, the frequency spectrum is dispersed and the frequency spectrum peak is reduced. This increases the margin for EMI testing. Figure 16-1. Frequency Hopping Function (BM1P06x Series) Figure 16-2. Frequency Hopping Function (BM1P10x Series) In Figure 16, the duty is calculated as Ton \* Switching frequency \* 100. The maximum duty value is Dmax (75% typ.). Since PWM current mode is being used, sub-harmonic oscillation may occur if the duty exceeds 50%. Therefore, 22mV/us slope compensation is built in as a countermeasure. To reduce power consumption during light loads, burst mode and frequency reduction circuits are included. These operations are illustrated in Figure17. As shown in this figure, the frequency fluctuates based on the FB voltage. If the FB voltage is within the range indicated in mode 2, switching loss is reduced by reducing the number of internal oscillations based on the FB voltage. Figure 17-1. Operation Based on the FB Pin Voltage (BM1P06x Series) Figure 17-2. Operation Based on the FB Pin Voltage (BM1P10x Series) mode1: Burst operation • mode2: Frequency reduction operation (reduces maximum frequency.) • mode3: Fixed frequency operation (operates at maximum frequency.) · mode4: Overload operation (overload condition is detected and pulse operation is stopped.) #### (5-3) Overcurrent Detection Operation $R_{FB}$ (30k $\Omega$ typ.) is used to pull up the FB pin in response to the internal power supply (4.0V). When the load of the secondary output voltage (secondary load power) changes, the photocoupler current changes, and the FB pin voltage also changes. The FB voltage VFB is determined by the following equation: FB Voltage = 4V - IFB. (IFB: Photocoupler Current) For example, when the load becomes heavier, the FB current is reduced and the FB voltage rises. When the load becomes lighter, the FB current increases and the FB voltage drops. In this way, secondary power is monitored by the FB pin. As the FB pin voltage is monitored, if the load becomes lighter (FB voltage drops), burst mode operation or frequency reduction operation is performed. Figure 18 shows the CS detection voltage with regard to FB voltage. Figure 18 FB Voltage - CS Voltage Characteristics When the FB voltage is less than 2.0V or when the CS voltage exceeds the FB voltage/Gain (4 typ.), the MOSFET is turned off. (See time point C in Figure 14.) When the FB voltage exceeds 2.0V, the CS voltage = Vcs + Kcs\*Ton. Kcs\*Ton depends on AC voltage compensation. (See 5-4) Therefore, the peak current lp is determined as lp=Vcs1/Rs. The current value for the MOSFET should be set with sufficient margin, taking into account the Ip value obtained from this formula. Maximum power is determined as $Pmax = 1/2 \times Lp \times Ip^2 \times Fsw$ . (Lp: Primary inductance value, Ip: Primary peak current, Fsw: Switching frequency) Vcs1 is determined as Vcs1 = Vcs (0.4V typ.) + Kcs (typ.= 20) \* Ton + Vdelay. Vdelay is the amount of CS voltage increase during the delay time Rondelay between B and C in Figure 14. This is calculated as Vdelay = Vin / Lp \* Tondelay \* Rs. #### (5-4) AC Voltage Dependent Compensation of the Overcurrent Limiter This IC includes an AC voltage compensation function, which performs compensation for AC voltage by increasing the level of the overcurrent limiter over time. In the equation below, (A) and (B) are assigned values similar to those for AC 100V and AC 200V to perform compensation. Vcs1 = Vcs (0.4V typ.) + $$\frac{\text{Kcs (typ.= 20) *Ton}}{\text{(A)}}$$ + $\frac{\text{Vdelay}}{\text{(B)}}$ These operations are shown in Figures 19, 20, and 21. - 1 When there is no AC voltage compensation, the peak current becomes offset during the response time. - 1 The overcurrent limiter level is changed over time to match the peak current. Figure 19. Without AC Voltage Compensation Function Figure 20. With AC Voltage Compensation Function Primary peak current during overload mode is defined as follows. Primary peak current <u>lpeak = Vcs/Rs + Kcs \* Ton/Rs + Vin/Lp \* Tondelay</u> Vcs: Overcurrent limiter voltage with the IC Rs: Current detection resistor Vin: Input DC voltage Lp: Primary peak current Tondelay: Delay time after overcurrent limiter detection Figure 21. Overcurrent Limiter Voltage #### (6) L.E.B. Blanking Time When the drive MOSFET is turned on, a surge current is generated at time point A as shown in Figure 14. At that time, the CS voltage (Pin 4) rises, which may cause detection errors in the overcurrent limiter circuit. To prevent this, the OUT pin in the IC is switched from low to high and the CS voltage (Pin 4) is masked for 250ns by the built-in L.E.B. (Leading Edge Blanking) function. This blanking function can reduce the CS pin noise filter for noise generated when switching the OUT pin from low to high. However, if the CS pin noise does not stay within this 250ns period, an RC filter should be applied to this pin, as is shown in Figure 22. At this time, a delay time occurs due to the RC filter when the CS pin is detected. Even if there is no filter, attaching an R<sub>CS</sub> is recommended as a countermeasure against surges. The recommended resistance for Rcs is 1 kΩ. When filtering is desired, adjust Ccs for this resistance. Figure 22. CS Pin Peripheral Circuit #### (7) CS Pin Open Protection When the CS pin (Pin 4) becomes open, transient heat (due to noise, etc.) occurs in the IC, which may become damaged. An open protection circuit has been built in to prevent such damage. (Auto-recovery protection) Figure 23. CS Pin Peripheral Circuit #### (8) Output Overload Protection Function (FB OLP Comparator) As shown in mode4 of Figure 17, when the FB pin voltage rises to above a certain value, it is referred to as an overload condition The output overload protection function stops switching operation when mode4 is in overload mode. During an overload condition, the output voltage drops and so current no longer flows to the photocoupler while the FB voltage (Pin 2) rises. When the FB voltage (Pin 2) exceeds $V_{\text{FOLP1A}}$ (2.8V typ.) continuously for $T_{\text{FOLP2}}$ (64ms typ.), an overload condition is determined to have occurred and switching is stopped. After the FB pin (Pin 2) exceeds $V_{\text{FOLP1A}}$ (2.8V typ.), if the FB pin voltage drops below $V_{\text{FOLP1B}}$ (2.6V typ.) during the $T_{\text{FOLP2}}$ (64ms typ.) period, the overload protection timer is reset. Switching operations are performed during the $T_{\text{FOLP2}}$ (32ms typ.) period. At startup, the FB pin (Pin 2) voltage is pulled up by a resistance to the IC internal voltage, and operation starts when the voltage reaches $V_{\text{FOLP1A}}$ (2.8V typ.) or above. Therefore, the startup time of secondary output voltage at startup must be set so that the FB voltage (Pin 2) drops to $V_{\text{FOLP1B}}$ (2.6V typ.) or below within the $T_{\text{FOLP2}}$ (64ms typ) period. Once FBOLP is detected, recovery occurs after the $T_{\text{FOLP2}}$ (512ms typ.) period. Figure 24. Overload Protection (Auto-Recovery) - A: Since FB > V<sub>FOLP1A</sub>, the FBOLP comparator detects an overload. - B: When the condition at A continues for T<sub>FOLP2</sub> (32ms typ.), switching is stopped by the overload protection function. - C: While switching has been stopped by the overload protection, the VCC voltage (Pin 6) drops and when the voltage at the VCC pin (Pin 6) becomes less than V<sub>CHG</sub>, the VCC charge function operates to increase the VCC pin voltage. - D: When the VCC charge function causes the VCC pin (Pin 6) voltage to rise above V<sub>CHG2</sub>, the VCC charge function is stopped. - E: When the T<sub>OLPST</sub> (512ms typ.) period that starts from time point B elapses, switching is started via soft start operation. - F: While an overload condition remains, FB continues to exceed V<sub>FOLP1A</sub> and switching is stopped when the period T<sub>FOLP2</sub> (32ms) from time point E has elapsed. - G: While switching is stopped, the VCC voltage (Pin 1) drops and when the VCC pin (Pin 6) voltage < V<sub>CHG1</sub>, the VCC charge function operates and the VCC pin voltage increases. - H: When the VCC charge function causes the VCC pin (Pin 6) voltage to exceed V<sub>CHG2</sub>, the VCC charge function is stopped. #### (9-1) OUT Pin Clamp Function To protect the external MOSFET, the high voltage level of the OUT pin (Pin 5) is clamped to V<sub>OUTH</sub> (12.5V typ.). The VCC pin (Pin 6) voltage is raised to prevent MOSFET gate damage. (Shown in Figure 16.) Figure 25. OUT Pin (Pin 5) Schematic #### (9-2) OUT Pin Driver Circuit Figure 26. OUT Pin (Pin 5) Driver Circuit Switching noise generated when OUT is turned on or off may cause EMI-related problems. In such cases, the MOSFET turn-on and turn-off times must be delayed. However, delaying the turn off time will increase switching loss. Figure 26 shows a delay circuit for the OUT pin. In Figure 26, ① is effective for both turn-on and turn-off operation. 2) shows a delay in turn-on only, while turn-off is accelerated. #### (10) Notes on Board Layout Pattern Figure 27. Board Layout Pattern #### · Notes - ① The red lines shown in Figure 27 are large current pathways. They should be laid out as short and thick as possible to prevent ringing and loss. - Also, any loops that occur in the red lines should be made as small as possible. - ② The orange lines in the secondary side of Figure 27 should also be made as short and thick as the red lines and should be laid out with the smallest loops possible. - 3 Be sure to ground the red, brown, blue, and green lines at a single point. - ④ The green lines are pathways for surges on the secondary side to escape to the primary side. Therefore, since a large current may flow instantaneously, they should be laid out independently of the red and blue lines. - ⑤ The blue lines are GND lines for IC control. Although they do not experience large current flow, they are susceptible to the effects of noise, so they should be laid out independently of the red lines, green lines, and brown lines. - ⑥ The brown lines are current pathways for the VCC pin. Current flows through these lines during switching, so they should also be laid out independently. - ⑦ Do not route any IC control lines directly under the transformer, since they may be affected by magnetic flux. ### (Application Circuit Example) Figure 28. Application Circuit Example • Operation Modes of Protection Circuits Table 3 lists the operation mode of each protection function. Table 3. Protection Circuit Operation Modes | Function | Operation Mode | | | | |---------------------------|-------------------------------------------------------------------------------------------|--|--|--| | VCC Undervoltage Lock Out | Auto-recovery | | | | | | BM1Pxx1 Series: Auto-recovery (with 100us timer) BM1Pxx2 Series: Latch (with 100us timer) | | | | | FB Over Limit Protection | Auto-recovery (with 64us timer) | | | | | CS OPEN Protection | Auto-recovery (with 100us timer) | | | | #### Sequence The IC sequence is shown in Figures 29 and 30. Transition to OFF mode occurs under all conditions when VCC exceeds 8.2V. Figure 29. Sequence Diagram (BM1Pxx1 Series) Figure 30. Sequence Diagram (BM1Pxx2 Series) #### • Thermal Loss In thermal design, set operation to within for the following conditions. (The temperature shown below is guaranteed, so be sure to take margin into account.) - 1. The ambient temperature Ta must be less than 85°C. - 2. IC loss must be less than the power dissipation. The thermal derating characteristics are follows. (PCB: 70mm x 70mm x 1.6mm glass epoxy substrate) Figure 31. Thermal Derating Characteristics #### Usage Precautions #### (1) Absolute maximum ratings Damage may occur if the absolute maximum ratings are exceeded, such as for applied voltage or operating temperature range. Since the type of damage (short/open circuit, etc.) cannot be determined, in cases where a special mode may conceivably exceed the absolute maximum ratings, please consider implementing physical safety measures such as fuses. #### (2) Power supply and ground lines In the board pattern design, route the power supply and ground lines to achieve low impedance. If there are multiple power supply and ground lines, be careful about interference due to common impedance in the wiring pattern. With regard to ground lines in particular, make sure to isolate large current and small signal routes, including the external circuits. Also, for all of the power supply pins in this IC, in addition to inserting capacitors between the power supply and ground pins, please thoroughly verify any problems associated with capacitor characteristics, such as capacitance loss at low temperatures, before determining constants. #### (3) Ground potential Please set the ground pin potential to the minimum potential for all operating modes. (4) Pin shorts and mounting errors When mounting the IC on a board, please pay attention to the orientation and direction of the IC and possible misalignment. Incorrect mounting may damage the IC. Damage may also occur due to short circuit if foreign material is introduced between IC pins, between a pin and the power supply, or between a pin and GND. (5) Operation in strong magnetic fields Please note that malfunction may occur if this product is used in a strong magnetic field. (6) Input pins In IC structures, parasitic elements are inevitably formed in relation to the potential. The operation of parasitic elements can interfere with circuit operation, leading to malfunction and even damage. Therefore, please be careful to avoid usage methods that enable parasitic elements to operate, such as by supplying a voltage lower than the ground voltage to the input pin. Also, do not apply voltage to an input pin when there is no power supply voltage being supplied to the IC. In fact, even if power supply voltage is being supplied, the voltage supplied to each input pin should be either below the power supply voltage or within the guaranteed values in the electrical characteristics. #### (7) External capacitors When a ceramic capacitor is used as an external capacitor, please consider the possible drop in nominal capacitance due to DC bias as well as capacitance fluctuation due to temperature and the like before determining constants. (8) Thermal design The thermal design should take into account the power dissipation (Pd) under actual conditions. Also, please ensure that the output transistor does not exceed the rated voltage or ASO. (9) Rush current In a CMOS IC, rush current may momentarily flow if the internal logic is undefined when the power supply is turned ON, so caution is needed with regard to the power supply coupling capacitance, the width of power supply and GND pattern wires, and how they are laid out. (10) Handling of test pins and unused pins As noted in the function manual, application notes, and other documents, test pins and unused pins should be handled so as not to cause problems under actual conditions. Please contact us regarding pins that are not otherwise described. (11) Document contents Documents such as application notes are design resources intended for use when designing applications, and as such their contents are not guaranteed. Therefore, before finalizing an application, please conduct a thorough study and evaluation, including of the external parts. #### Regarding this document The Japanese version of this document is considered the formal specifications. Therefore, this translated version should be used only as a reference when reading the formal specifications. Accordingly, the formal specifications take priority regarding any differences that arise in the translation. #### Part Number Selection Packaging Diagram and Forming Specifications #### SOP-J8 - 1 <Packaging Specifications> - 2 Packaging Type Embossed tape 3 Package Quantity - 4 Feed Direction 5 E2 (Direction: Pin 1 is at the upper left when holding the reel in the left hand and pulling the tape out with the right) 6 Reel 7 Pin 1 8 Feed Direction - 9 Order in multiples of the package count - Marking Diagram #### Lineup | Part No. (BM1PXXXFJ) | |----------------------| | BM1P101FJ | | BM1P102FJ | | BM1P061FJ | | BM1P062FJ | ### Notes - 1) The information contained herein is subject to change without notice. - Before you use our Products, please contact our sales representative and verify the latest specifications: - 3) Although ROHM is continuously working to improve product reliability and quality, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury or fire arising from failure, please take safety measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures. ROHM shall have no responsibility for any damages arising out of the use of our Poducts beyond the rating specified by ROHM - 4) Examples of application circuits, circuit constants and any other information contained herein are provided only to illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production. - 5) The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM or any other parties. ROHM shall have no responsibility whatsoever for any dispute arising out of the use of such technical information. - 6) The Products are intended for use in general electronic equipment (i.e. AV/OA devices, communication, consumer systems, gaming/entertainment sets) as well as the applications indicated in this document. - 7) The Products specified in this document are not designed to be radiation tolerant. - 8) For use of our Products in applications requiring a high degree of reliability (as exemplified below), please contact and consult with a ROHM representative: transportation equipment (i.e. cars, ships, trains), primary communication equipment, traffic lights, fire/crime prevention, safety equipment, medical systems, servers, solar cells, and power transmission systems. - 9) Do not use our Products in applications requiring extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters. - 10) ROHM shall have no responsibility for any damages or injury arising from non-compliance with the recommended usage conditions and specifications contained herein. - 11) ROHM has used reasonable care to ensur the accuracy of the information contained in this document. However, ROHM does not warrants that such information is error-free, and ROHM shall have no responsibility for any damages arising from any inaccuracy or misprint of such information. - 12) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. For more details, including RoHS compatibility, please contact a ROHM sales office. ROHM shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations. - 13) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act. - 14) This document, in part or in whole, may not be reprinted or reproduced without prior consent of ROHM Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us. ## ROHM Customer Support System http://www.rohm.com/contact/